A Plastic Synapse Based on Self-Heating-Enhanced Charge-Trapping in High-K Gate Dielectrics of Advanced-Node Transistors

Tech ID: 29822 / UC Case 2016-799-0

Summary

UCLA researchers in the Department of Electrical Engineering and Computer Science have developed a novel way of implementing plastic synapses for neuromorphic systems applications by using charge-trapping advanced-node transistors.

Background

Brain-inspired neuromorphic computing holds the promise to replace conventional von Neumann computers for cognitive applications. Neuromorphic computing systems feature distributed processors (e.g., electronic neurons or neuron devices), local memory (e.g., electronic synapses or synapse devices), and significantly more connections. This carries the potential for massively parallel processing power as compared with current architectures. To implement the neuromorphic system, the physical devices need to mimic the behavior of plastic synapses as in our brain. However, a compact and reliable physical device structure to implement the synapses is still lacking.

Innovation

Researchers at UCLA designed a novel way to implement synapses by utilizing advanced-node transistors which show charge-trapping behaviors in high-k gate dielectrics. Only three such transistors are needed to implement a single synapse. In addition, the conductance of the synapse can be tuned over more than two orders of magnitude. The synapse device, combined with complementary metal-oxide semiconductor (CMOS) neuron and control circuits, provides an adaptive learning and large-scale neuromorphic system.

Applications

Physical implementation of neuromorphic computers

  • Pattern recognition, including images and speech processing 
  • Smart robotics and self-driving cars that can understand and interact with the world in humanlike ways 
  • Medical sensors and devices that track individuals’ signs over time, learning to adjust dosages or even catch problems early 
  • Smartphone applications that learn to anticipate what the user wants next
Neuromorphic chips for the study of neuroscience and brain

Advantages

Highly compact (3-transistor for one synapse)

Compatibility with large-scale integration (can be implemented by multiple existing transistor technologies)

 

  • Highly uniform 
  • Highly reliable
  • Highly scalable
  • No extra material or process complexity

 

Capable of different learning behaviors by different signaling schemes

State Of Development

The UCLA researchers have proposed the signaling scheme to realize the synapse based on the charge-trapping transistors. Part of the device behaviors of the charge-trapping transistors have been published as a journal article.

Related Materials

Patent Status

Country Type Number Dated Case
United States Of America Issued Patent 10,585,643 03/10/2020 2016-799
 

Contact

Learn About UC TechAlerts - Save Searches and receive new technology matches

Inventors

  • Iyer, Subramanian

Other Information

Keywords

Plastic synapse, synapse, charge trapping, high-k, gate dielectric, transistor, neuromorphic, self-heating

Categorized As